datasheetbank_Logo    Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
Part Name :

MT49H16M16 View Datasheet(PDF) - Micron Technology

Part NameMT49H16M16 Micron
Micron Technology Micron
DescriptionREDUCED LATENCY DRAM (RLDRAM®)


'MT49H16M16' PDF :  38 Pages , File Size : 1.1 MB
If the datasheet does not displayed, Direct download click here

General Description
The Micron® 256Mb reduced latency DRAM (RLDRAM®) contains 8 banks x32Mb of memory accessible with 32-bit or 16-bit I/Os in a double data rate (DDR) form at where the data is provided and synchronized with a differential echo clock signal. RLDRAM does not require row/column address multiplexing and is optimized for fast random access and high-speed bandwidth.
RLDRAM is designed for high bandwidth communication data storage—telecommunications, networking, and cache applications, etc.

Features
• Organization 8 Meg x 32, 16 Meg x 16 in 8 banks
• Cyclic bank addressing for maximum data bandwidth
• Non multiplexed addresses
• Non interruptible sequential burst of two (2-bit prefetch) and four (4-bit prefetch) DDR
• Up to 600 Mb/sec/pin data rate
• Programmable READ latency (RL) of 5-6
• Data valid signal (DVLD) activated as read data is available
• Data mask signals (DM0/DM1) to mask first and
• second part of write data burst
• IEEE 1149.1 compliant JTAG boundary scan
• 2.5V VEXT, 1.8V VDD, 1.8V VDDQ I/O
• Pseudo-HSTL 1.8V I/O Supply
• Internal auto precharge
• Refresh requirements: 32ms at 95°C case
   temperature (8K refresh for each bank, 64K refresh
   command must be issued in total each 32ms)
• 144-pin, 11mm x 18.5mm µBGA package

Page Links(HTML) : 1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38 
Share Link : 

Language : 한국어   简体中文   日本語   русский   español

@ 2014 - 2018  [ Home  ] [ Privacy Policy ] [ Request Datasheet  ] [ Contact Us ]